서지주요정보
Design and implementation of a programmable QAM VDSL transceiver = 프로그래밍이 가능한 QAM VDSL 송수신기 설계와 구현
서명 / 저자 Design and implementation of a programmable QAM VDSL transceiver = 프로그래밍이 가능한 QAM VDSL 송수신기 설계와 구현 / Hyoung-Sik Nam.
발행사항 [대전 : 한국과학기술원, 2004].
Online Access 원문보기 원문인쇄

소장정보

등록번호

8015849

소장위치/청구기호

학술문화관(문화관) 보존서고

DEE 04041

휴대폰 전송

도서상태

이용가능(대출불가)

사유안내

반납예정일

리뷰정보

초록정보

This thesis describes the design of a complete VDSL transceiver, including ADC, DAC, micro-controller interface, clock generator as well as TC/PMD layer. The ADC has 11-b resolution, 70-MS/s sampling rate, and a differential pipeline structure. The measured SFDR is 67.7-dB at 60-MS/s sampling rate and 20-MHz input. The DAC has 12-b resolution and the maximum sample rate of 100-MS/s based on current-steering architecture. The measured SFDR is 64-dB at 75-MS/s sampling rate and 7.5-MHz sine data. The IIR notch filters are integrated to reduce the interference within amateur radio band and the dual loop AGC is proposed to adjust the gain of a VGA avoiding saturation at an ADC output. Using multiplierless filters, resource-sharing DFE, register files, and independent clock control, the power consumption is reduced to as low as 300-mW at 26-Mbps symmetric transmission, which is one third of the previous approaches. The $I^{2}C$ and SPI interfaces are adopted as the micro-controller interface to set the chip up, to change data rates, and to read the internal data and status. This IC can support up to 13-Mbps data rate over 9000-ft channel with $BER=10^{-13}$. This QAM transceiver for VDSL applications is fabricated in a 0.18-μm 1P6M CMOS process and the die area is 5-mm × 5-mm.

서지기타정보

서지기타정보
청구기호 {DEE 04041
형태사항 viii, 111 p. : 삽화 ; 26 cm
언어 영어
일반주기 저자명의 한글표기 : 남형식
지도교수의 영문표기 : Beom-Sup Kim
지도교수의 한글표기 : 김범섭
학위논문 학위논문(박사) - 한국과학기술원 : 전기및전자공학전공,
서지주기 Includes reference
QR CODE

책소개

전체보기

목차

전체보기

이 주제의 인기대출도서